Publication:
Functional unit chaining: a runtime adaptive architecture for reducing bypass delays

dc.contributor.author Koh, Lih en_US
dc.contributor.author Diessel, Oliver en_US
dc.date.accessioned 2021-11-25T13:26:57Z
dc.date.available 2021-11-25T13:26:57Z
dc.date.issued 2006 en_US
dc.description.abstract Bypass delays are expected to grow beyond 1ns as technology scales. These delays necessitate pipelining of bypass paths at processor frequencies above 1GHz and thus affect the performance of sequential code sequences. We propose dealing with these delays through a dynamic functional unit chaining approach. We study the performance benefits of a superscalar, out-of-order processor augmented with a two-by-two array of ALUs interconnected by a fast, partial bypass network. An online profiler guides the automatic configuration of the network to accelerate specific patterns of dependent instructions. A detailed study of benchmark simulations demonstrates these first steps towards mapping binaries to a small coarse-grained array at runtime can improve instruction throughput by over 18% and 25% when the microarchitecure includes bypass delays of one cycle and two cycles, respectively. en_US
dc.identifier.isbn 3540400567 en_US
dc.identifier.uri http://hdl.handle.net/1959.4/39657
dc.language English
dc.language.iso EN en_US
dc.publisher Springer-Verlag en_US
dc.rights CC BY-NC-ND 3.0 en_US
dc.rights.uri https://creativecommons.org/licenses/by-nc-nd/3.0/au/ en_US
dc.source Legacy MARC en_US
dc.title Functional unit chaining: a runtime adaptive architecture for reducing bypass delays en_US
dc.type Conference Paper en
dcterms.accessRights open access
dspace.entity.type Publication en_US
unsw.accessRights.uri https://purl.org/coar/access_right/c_abf2
unsw.description.publisherStatement The original publication is available at www.springerlink.com en_US
unsw.identifier.doiPublisher http://dx.doi.org/10.1007/11859802_14 en_US
unsw.publisher.place Germany en_US
unsw.relation.faculty Engineering
unsw.relation.ispartofconferenceLocation Shanghai, China en_US
unsw.relation.ispartofconferenceName 11th Asia-Pacific computer systems architecture conference en_US
unsw.relation.ispartofconferenceProceedingsTitle Advances in computer systems architecture en_US
unsw.relation.ispartofconferenceYear 2006 en_US
unsw.relation.ispartofpagefrompageto 161-174 en_US
unsw.relation.originalPublicationAffiliation Koh, Lih, Computer Science & Engineering, Faculty of Engineering, UNSW en_US
unsw.relation.originalPublicationAffiliation Diessel, Oliver, Computer Science & Engineering, Faculty of Engineering, UNSW en_US
unsw.relation.school School of Computer Science and Engineering *
Files
Original bundle
Now showing 1 - 1 of 1
Thumbnail Image
Name:
acsac06koh_0200602066.pdf
Size:
247.74 KB
Format:
application/pdf
Description:
Resource type