

Deep level transient spectroscopy study for the development of ion-implanted silicon field-effect transistors for spindependent transport

#### Author:

Willems van Beveren, L.H.; Gauja, E.; Johnson, B.C.; McCallum, J.C.

# **Publication details:**

Thin Solid Films v. 518 pp. 2524-2527 0040-6090 (ISSN)

### **Publication Date:**

2010

## **Publisher DOI:**

http://dx.doi.org/10.1016/j.tsf.2009.09.152

### License:

https://creativecommons.org/licenses/by-nc-nd/3.0/au/ Link to license to see what you are allowed to do with this resource.

Downloaded from http://hdl.handle.net/1959.4/44575 in https://unsworks.unsw.edu.au on 2024-04-23

Deep level transient spectroscopy study for the development of ion-implanted silicon field-effect transistors for spin-dependent transport

# B. C. Johnson\* and J. C. McCallum

Australian Research Council Centre of Excellence for Quantum Computer Technology,

The University of Melbourne, Victoria 3010, Australia

## L. H. Willems van Beveren and E. Gauja

Australian Research Council Centre of Excellence for Quantum Computer Technology,

The University of New South Wales, Sydney 2052, Australia

## Abstract

A deep level transient spectroscopy (DLTS) study of defects created by low-fluence, low-energy ion implantation for development of ion-implanted silicon field-effect transistors for spin-dependent transport experiments is presented. Standard annealing strategies are considered to activate the implanted dopants and repair the implantation damage in test metal-oxide-semiconductor (MOS) capacitors. Fixed oxide charge, interface trapped charge and the role of minority carriers in DLTS are investigated. A furnace anneal at 950°C was found to activate the dopants but did not repair the implantation damage as efficiently as a 1000°C rapid thermal anneal. No evidence of bulk traps was observed after either of these anneals. The ion-implanted spin-dependent transport device is shown to have expected characteristics using the processing strategy determined in this study.

Keywords: DLTS, MOSFET, implantation, interface traps, minority carriers, EDMR

<sup>\*</sup> Email: johnsonb@unimelb.edu.au

#### I. INTRODUCTION

Solid-state quantum computers require spin readout and control in order to transfer information to and from spin-encoded electrons or nuclei. A number of readout pathways have been identified based on spin-to-charge conversion.<sup>1,2</sup> Recently, spin dependent transport properties in a bulk-doped field-effect transistor (FET) observed by electrically detected magnetic resonance (EDMR) has been demonstrated and is therefore also a candidate for spin readout and control.<sup>3</sup> In this work, a broadband on-chip terminated stripline is used to perform electron spin resonance on the hyperfine states of phosphorous donors in a silicon MOSFET (bulk doped). A second generation version of this device utilizing ion implantation technology may refine the MOSFET properties through the precision control of the depth, concentration and type of implanted dopants.

Ion-implantation is widely used in the fabrication of semiconductor devices. Spatial control is also easily achieved through the use of masks. High-quality oxide growth after implantation is problematic as implanted dopants will diffuse unless a dopant with a low diffusion coefficient is chosen such as Sb.<sup>4,5</sup> Alternatively, a low temperature high-quality oxide growth may proceed implantation to avoid any significant dopant diffusion.<sup>6</sup> In another approach, implantation can be performed through the oxide itself. Recently, implantation through a 5 nm oxide layer followed by a rapid thermal anneal (RTA) was shown not to increase the  $SiO_2/Si$  interface trap density and was in fact found to be beneficial when the as-grown oxide interface trap density is abnormally high.<sup>7</sup>

Deep level transient spectroscopy (DLTS) is well-suited to quantify the low defect concentrations that can still be detrimental to device operation. In this work, measurements are presented for ion implanted MOS capacitors used to optimize the processing strategy of spin-dependent transport FETs. As implantation is used as any spurious signals arising from microwave absorption of the P donors in the bulk and in the P-diffused source and drain contacts in these FETs are avoided. The activation of donors as well as the minimization of oxide and interface traps are investigated.

#### II. EXPERIMENT

Substrates for the test MOS capacitors were n-type, P-doped Si(100) Czochralski-grown wafers with a resistivity of 5-10  $\Omega \cdot \text{cm}$ . The FETs described above were fabricated on an n-type, P-doped Si<sup>28</sup> (100) epilayer with a resistivity of 110  $\Omega \cdot \text{cm}$ . Initially, a 200-300 nm thick uniform field oxide was thermally grown on both wafers in a wet O<sub>2</sub> ambient. Phosphorous in-diffusion in photolithographically etched back regions was then used to form the source and drain of the FET. A central window in the channel region of the FET and circular regions in the test wafer were etched back for growth of a 20 nm high-quality oxide grown using a triple wall furnace at 800 °C in a dry O<sub>2</sub> ambient. Dichloroethylene (DCE) was introduced during the growth to prevent ionic impurities being incorporated.

Figure 1 shows a simulation using SRIM<sup>8</sup> of the 30 keV As implant profile performed into the channel region of the FET and the circular regions of the test capacitors to a fluence of  $2 \times 10^{11}$  cm<sup>-2</sup>. This implant gives a peak concentration of  $0.9 \times 10^{17}$  As/cm<sup>3</sup> at a depth of 10 nm beyond the Si/SiO<sub>2</sub> interface, corresponding to a As donor spacing of about 20 nm. This is similar to the P spacing in the proposed solid-state quantum computer.<sup>9</sup> Most of the energy of the implant is deposited into the oxide. To repair the damage and activate the dopants various standard annealing strategies were considered. A rapid thermal anneal (RTA) at 1000 °C for 5 seconds in a nitrogen ambient, a 950 °C, 30 minute furnace anneal (FA) in a forming gas ambient (95% N<sub>2</sub>, 5% H<sub>2</sub>) and a combination of RTA and FA

(RTA+FA) were used. The diffusion length ( $\sqrt{4D_{As}t}$ ) of the implanted As determined by the As diffusion coefficient,  $D_{As}$ , was found to be 1.8 nm and 16.3 nm for these RTA and FA anneals, respectively.<sup>10</sup>

After the anneal, each sample underwent a passivation anneal in forming gas for 15 minutes at 400 °C. This anneal reduces the interface trap density by 20%. All was then evaporated to form the gate and ohmic contacts over the source and drain. The circular regions of the test wafer and the entire back surface was metallized with Al. Following metallization a further forming gas anneal was performed.

Capacitance voltage (CV) and deep level transient spectroscopy (DLTS) were performed with a SULA Technologies DLTS system to characterize the MOS capacitors in a temperature range 80-370 K. The interface trap density was determined using the methodology outlined by Johnson and a capture cross section of  $5 \times 10^{-15}$  cm<sup>2</sup> was assumed.<sup>11</sup>

#### III. RESULTS AND DISCUSSION

Figure 2 shows the CV obtained from the MOS capacitors having undergone the three different annealing strategies. The CV from a control sample that had no implantation or high temperature anneal is shown for comparison. Samples that had undergone an RTA at some stage had similar CV profiles. The FA sample was shifted further to negative voltages and had a slightly higher inversion capacitance. All CV curves show a weak inversion response which is due to interface traps. 12,13 The presence of an activated As profile near the Si/SiO<sub>2</sub> interface will also increase the capacitance in weak inversion. In addition, the active donors will shift the flat-band voltage since the metal-semiconductor work-function difference will vary with shifts in the Fermi level in the semiconductor. Likewise, fixed oxide charge deposited into the oxide by implantation also shifts the flat-band voltage down. To

qualitatively de-convolute these contributions we simulated the CV profiles using TCAD<sup>14</sup> as shown in the inset of Fig. 2. No defects in the oxide or at the Si/SiO<sub>2</sub> interface were included in these simulations so that only changes due to the As implant could be observed. The simulation shows that the implantation does not shift the curve to lower voltages by any appreciable amount. Therefore, a large component of the shift in these experimental CV curves is attributed to fixed oxide charge. Although the FA is most efficient at activating the dopants indicated by the increase in the inversion capacitance, a comparatively large amount of fixed oxide charge remains after the anneal. The fixed oxide charge is estimated to increase by  $2.9 \times 10^{11}/\text{cm}^2$  whereas the RTA sample results in an increase of  $1.6 \times 10^{11}/\text{cm}^2$ . This is calculated assuming that the shift is entirely due to the fixed oxide charge and therefore represents an upper limit.

Figure 3 shows the DLTS correlator signals as a function of temperature. A continuous background as well as a large peak near room temperature is observed in all samples. These peaks are associated with minority carrier generation-recombination processes.<sup>15,16</sup> These will be discussed further below. No peaks associated with bulk traps produced by the implantation were observed after any of the anneals. The interface trap density,  $D_{it}$ , calculated from the low temperature part of the spectra where emission from majority carriers dominates was  $1.4 \times 10^{10} \text{ /eV/cm}^2$  for the control sample. The RTA and (RTA+FA) both retained a low  $D_{it}$  of  $1.3 \times 10^{10} \text{ /eV/cm}^2$ . The FA had a slightly higher  $D_{it}$  of  $1.9 \times 10^{10} \text{ /eV/cm}^2$ . These values are the densities of interface traps in the band gap at an energy of  $(E_c - E_t) = 0.16 \text{ eV}$ .

The large peaks in Fig. 3 are due to generation-recombination processes through interface minority carrier traps near the centre of the band gap. The activation energy and capture cross section of this process can be determined using an Arrhenius plot of  $e_p/T^2$  versus 1/kT according to the hole emission rate equation<sup>17</sup>

$$e_p = \sigma_p v_{th} N_V \exp\left(\frac{E_f - E_V}{kT}\right) = \sigma_p \gamma_p T^2 \exp\left(\frac{\Delta E_h}{kT}\right) \tag{1}$$

where  $v_{th}$  and  $N_V$  are the thermal velocity and the effective density of states, respectively.  $\Delta E_h$  is the activation energy,  $\sigma_p$  the <u>capture cross section</u> and  $\gamma_p$  is a constant. In Fig. 3, the peaks near room temperature have a hole emission rate of 2.18 s<sup>-1</sup> determined by the sampling time  $t_1$  and  $t_2$  and the equation  $e_p = ln(t_2/t_1)/(t_2 - t_1)$ . Using this equation and Eq. 1 with various sampling times,  $\sigma_p$  and  $\Delta E_h$  can be determined.

Figure 4 shows the Arrhenius plots. The control, RTA and FA samples resulted in values within error of each other with  $\Delta E_h = 0.70$  eV and  $\sigma_p = 4.0 \times 10^{-16}$  cm<sup>2</sup>. In contrast, the (RTA+FA) sample gave a  $\Delta E_h$  and  $\sigma_p$  of 0.55 eV and  $5.18 \times 10^{-18}$  cm<sup>2</sup>, respectively. Here, a different region of the continuous hole trap distribution is dominating the generation-recombination process. Since the room temperature peaks for the control, RTA and FA samples gave similar activation energies, their intensities which are proportional to the hole concentration at 0.7 eV above the valance band can be compared. The trap concentration decreased by 33% after the RTA anneal and 46% after the FA anneal.

Evidence of minority carriers was also found in the inversion capacitance temperature scan as shown in Fig. 5. This scan is used to normalize the DLTS signals. A peak is observed at a temperature where an inversion layer is formed. The position of the peak is found to be dependent on the gate bias with -4 V shifting the peak 30 K higher. At temperatures above this peak the capacitance transient is dominated by minority carrier generation-recombination. All peaks occur at around 135 K which corresponds to an electron trap energy of  $E_C - E_T = 0.27$  eV. The FA sample has a slightly lower peak temperature giving  $E_C - E_T = 0.22$  eV. At energies further from  $E_C$ ,  $D_{it}$  cannot be determined since the capacitance transient is dominated by minority carriers.

An investigation of enhanced minority carrier generation is underway. Preliminary results suggest that thinning of the low-quality field oxide during processing is the cause. A field produced by the gate shifts the Fermi level to a position where hole generation is more likely (to be published elsewhere). The role of minority carrier traps at the low temperatures (<4 K) where FET measurements are made is not yet known.

In order to ensure that there would be no gate leakage current in the FET device, an RTA was used. This was followed by the passivation anneal, metallization and post-metalization anneal. Figure 6 shows the gate leakage and the drain current as a function of gate bias for such a device. The trends between 0-0.1 V are features of the measurement apparatus and do not reflect the true current behaviour. The FET turn-on voltage compares well with the bulk doped version of the FET. These characteristics show that there are no serious issues preventing full device operation. EDMR measurements of this first As implanted spin-dependent transport FET are in progress.

#### IV. CONCLUSION

The RTA after implantation resulted in the lowest fixed oxide charge and interface trap densities while also limiting the As diffusion. The capacitance transients in the DLTS spectra were found to be dominated by minority carrier generation-recombination processes at an unusually low temperature. It is suggested that a thin field oxide can act as a source of minority carriers. Although the DLTS peaks were only observed near room temperature, minority carrier processes dominated the inversion capacitance down to 130 K.

An RTA anneal was chosen for the fabrication of the FET device which showed the expected turn-on behaviour and minimal gate leakage. This suggests that implantation through an oxide layer followed by an RTA is a viable and realistic means of successfully

fabricating spin dependent transport FETs.

Implanted Hall bar MOSFETs are now being developed to further study mobility and activation of implanted donors in the low-energy, low-fluence regime. The interaction of dopants with our high-quality  ${\rm SiO_2/Si}$  interfaces is of particular interest and importance.

#### Acknowledgments

The Department of Electronic Materials Engineering at the Australian National University is acknowledged for their support by providing access to ion implanting facilities. This work was supported by the Australian Research Council through the Centre of Excellence for Quantum Computer Technology and by the U.S. National Security Agency and U.S. Army Research Office (under Contract No. W911NF-04-1-0290).

<sup>1</sup> L. C. L. Hollenberg, C. J. Wellard, C. I. Pakes, and A. G. Fowler, Phys. Rev. B **69**, 233301 (2004).

<sup>&</sup>lt;sup>2</sup> J. M. Elzerman, R. Hanson, L. H. Willems van Beveren, B. Witkamp, L. M. K. Vandersypen, and L. P. Kouwenhoven, Nature 430, 431 (2004).

<sup>&</sup>lt;sup>3</sup> L. H. Willems van Beveren, H. Huebl, D. R. McCamey, T. Duty, A. J. Ferguson, R. G. Clark, and M. S. Brandt, Applied Physics Letters 93, 072102 (2008), 0805.4244.

<sup>&</sup>lt;sup>4</sup> C. C. Lo, J. Bokor, T. Schenkel, J. He, A. M. Tyryshkin, and S. A. Lyon, Applied Physics Letters **91**, 242106 (2007).

<sup>&</sup>lt;sup>5</sup> T. Schenkel, J. A. Liddle, A. Persaud, A. M. Tyryshkin, S. A. Lyon, R. de Sousa, K. B. Whaley, J. Bokor, J. Shangkuan, and I. Chakarov, Applied Physics Letters 88, 112101 (2006).

<sup>&</sup>lt;sup>6</sup> J.-Y. Zhang and I. W. Boyd, Applied Physics Letters **71**, 2964 (1997).

- J. C. McCallum, M. L. Dunn, and E. Gauja, Mater. Res. Soc. Symp. Proc. 1074, 1074 (2008), URL http://www.mrs.org/s\_mrs/sec\_subscribe.asp?CID=12440&DID= 210487&action=detail&css=print.
- <sup>8</sup> J. F. Ziegler, J. P. Biersack, and U. Littmark, *The stopping and range of ions in solids*, SRIM-2000 computer program, New York (1996).
- <sup>9</sup> A. S. Dzurak, L. C. L. Hollenberg, D. N. Jamieson, F. E. Stanley, C. Yang, T. M. Buehler, V. Chan, D. J. Reilly, C. Wellard, A. R. Hamilton, et al. (2003).
- <sup>10</sup> K. Tsukamoto, Y. Akasaka, and K. Kijima, Jap. J. Appl. Phys. **19**, 87 (1980).
- <sup>11</sup> N. M. Johnson, J. Vac. Sci. Technol. **21**, 303 (1982).
- <sup>12</sup> T. O. Sedgwick, J. Appl. Phys. **39**, 5066 (1968).
- <sup>13</sup> B. E. Deal, M. Sklar, A. S. Grove, and E. H. Snow, J. Electrochem. Soc. **114**, 266 (1967).
- <sup>14</sup> ISE Integrated Systems Engineering G, ISE TCAD software including (DESSIS), Release 9.5 (Zurich, www.ise.com).
- $^{15}\,$  M. Schulz and N. M. Johnson, Appl. Phys. Lett. **31**, 622 (1977).
- <sup>16</sup> R. Beyer, H. Burghardt, E. Thomas, R. Reich, D. Zahn, and T. GeBner, Microelect. Reliab. 39, 297 (1999).
- <sup>17</sup> S. M. Sze, *Physics of Semiconductor Devices* (John Wiley and Sons, 1976), 2nd ed.



FIG. 1: Energy deposited and concentration profile simulation of 30 keV As to a fluence of  $2 \times 10^{11} \ \rm cm^{-2}$  using SRIM.<sup>8</sup> The Si/SiO<sub>2</sub> interface is indicated by the vertical line.



FIG. 2: Capacitance-voltage curves of processed MOS test capacitors measured with an AC frequency of 1 MHz. The measurement temperature was 300 K. The inset shows the simulated CV of a bulk doped (solid line) and As implanted wafer (dashed line).



FIG. 3: DLTS signal as a function of temperature with the correlator time window defined by  $t_1 = 270$  ms and  $t_2 = 690$  ms. The voltage pulse (from -2V to 2V) and corresponding capacitance transient is also shown.



FIG. 4: Arrhenius plot of minority carrier peaks in the DLTS signal shown in Fig. 3 for each annealing strategy.



FIG. 5: Inversion capacitance at -2 V as a function of temperature (no pulse). The inset is a schematic of the band structure of the MOS capacitor during the temperature scan.



FIG. 6: a) Gate leakage and b) the drain current with  $V_{SD}=+5$  mV as a function of gate voltage showing turn on of the FET device at 4 K.